Consider the following assembly code: Instruction Description LD R1, 45(R2) Read data from memory and store in R1. Memory address is calculated by adding 45 to the content of R2 ADD R7, R1, R5 Add...


Consider the following assembly code:<br>Instruction<br>Description<br>LD R1, 45(R2)<br>Read data from memory and store in R1. Memory address is calculated by adding 45 to the content of R2<br>ADD R7, R1, R5<br>Add contents of R1 and R5 and store to R7<br>XOR R2, R7, R7<br>Logical Ex-OR between contents of R7 with R7 and store result in R2<br>Jump to Target if R7 is Zero<br>Read data from memory and store in R3. Memory address is calculated by adding 50 to the content of R4<br>Read data from memory and store in R5. Memory address is calculated by adding 45 to the content of R6<br>BEZ R2, Target<br>LD R3, 50(R4)<br>LD R5, 45(R6)<br>ADD R10, R5, R3<br>Add contents of R5 to R3 and store in R2<br>Target: AND R2, R3, R5<br>Logical AND between contents of R3 & R5. Store result to R2<br>ADD R10, R8, R2<br>Add contents of R2 and R8 and store to R10<br>END<br>Use five-stage pipeline containing Fetch, Decode, Memory read, Execute, Write-back units, show the execution of above instructions. Data<br>dependencies and control hazards, if detected must be resolved by delaying the pipeline as required. Assume that a multi-port RAM is used with<br>the CPU running at 1GHZ and each section requires 3 clock cycles. Calculate the execution time.<br>

Extracted text: Consider the following assembly code: Instruction Description LD R1, 45(R2) Read data from memory and store in R1. Memory address is calculated by adding 45 to the content of R2 ADD R7, R1, R5 Add contents of R1 and R5 and store to R7 XOR R2, R7, R7 Logical Ex-OR between contents of R7 with R7 and store result in R2 Jump to Target if R7 is Zero Read data from memory and store in R3. Memory address is calculated by adding 50 to the content of R4 Read data from memory and store in R5. Memory address is calculated by adding 45 to the content of R6 BEZ R2, Target LD R3, 50(R4) LD R5, 45(R6) ADD R10, R5, R3 Add contents of R5 to R3 and store in R2 Target: AND R2, R3, R5 Logical AND between contents of R3 & R5. Store result to R2 ADD R10, R8, R2 Add contents of R2 and R8 and store to R10 END Use five-stage pipeline containing Fetch, Decode, Memory read, Execute, Write-back units, show the execution of above instructions. Data dependencies and control hazards, if detected must be resolved by delaying the pipeline as required. Assume that a multi-port RAM is used with the CPU running at 1GHZ and each section requires 3 clock cycles. Calculate the execution time.

Jun 06, 2022
SOLUTION.PDF

Get Answer To This Question

Related Questions & Answers

More Questions »

Submit New Assignment

Copy and Paste Your Assignment Here