BCD Counter A BCD counter counts in binary-coded decimal from 0000 to 1001 and back to 0000. Because of the return to 0 after a count of 9, a BCD counter does not have a regular pattern, unlike a...


Please provide all necessary information.


Subject: Digital Logic Design


BCD Counter<br>A BCD counter counts in binary-coded decimal from 0000 to 1001 and back to 0000.<br>Because of the return to 0 after a count of 9, a BCD counter does not have a regular<br>pattern, unlike a straight binary count. To derive the circuit of a BCD synchronous<br>counter, it is necessary to go through a sequential circuit design procedure.<br>The state table of a BCD counter is listed in Table 6.5. The input conditions for the<br>T flip-flops are obtained from the present- and next-state conditions. Also shown in the<br>table is an output y, which is equal to 1 when the present state is 1001. In this way, y can<br>enable the count of the next-higher significant decade while the same pulse switches the<br>present decade from 1001 to 0000.<br>The flip-flop input equations can be simplified by means of maps. The unused states<br>for minterms 10 to 15 are taken as don't-care terms. The simplified functions are<br>= 1<br>To2 = Q&Q1<br>T94<br>Tos = Q8Q1 + Q:Q»Q1<br>y = Q&Q1<br>The circuit can easily be drawn with four T flip-flops, five AND gates, and one OR<br>gate. Synchronous BCD counters can be cascaded to form a counter for decimal numbers<br>of any length. The cascading is done as in Fig. 6.11, except that output y must be con-<br>nected to the count input of the next-higher significant decade.<br>Table 6.5<br>State Table for BCD Counter<br>Present State<br>Next State<br>Output<br>Flip-Flop Inputs<br>Q8<br>Q1<br>Q8<br>Q4<br>Q2<br>y<br>TQs TQ4 TQ2 TQ1<br>1<br>1<br>1<br>0<br>1<br>1<br>1<br>1<br>1<br>1<br>1.<br>1<br>1<br>1<br>1.<br>1.<br>1.<br>1.<br>1.<br>1<br>1<br>1<br>1.<br>1<br>1.<br>1<br>1.<br>1<br>1<br>1.<br>1<br>1.<br>1<br>1.<br>1.<br>1<br>1.<br>1<br>1<br>1<br>1<br>1<br>

Extracted text: BCD Counter A BCD counter counts in binary-coded decimal from 0000 to 1001 and back to 0000. Because of the return to 0 after a count of 9, a BCD counter does not have a regular pattern, unlike a straight binary count. To derive the circuit of a BCD synchronous counter, it is necessary to go through a sequential circuit design procedure. The state table of a BCD counter is listed in Table 6.5. The input conditions for the T flip-flops are obtained from the present- and next-state conditions. Also shown in the table is an output y, which is equal to 1 when the present state is 1001. In this way, y can enable the count of the next-higher significant decade while the same pulse switches the present decade from 1001 to 0000. The flip-flop input equations can be simplified by means of maps. The unused states for minterms 10 to 15 are taken as don't-care terms. The simplified functions are = 1 To2 = Q&Q1 T94 Tos = Q8Q1 + Q:Q»Q1 y = Q&Q1 The circuit can easily be drawn with four T flip-flops, five AND gates, and one OR gate. Synchronous BCD counters can be cascaded to form a counter for decimal numbers of any length. The cascading is done as in Fig. 6.11, except that output y must be con- nected to the count input of the next-higher significant decade. Table 6.5 State Table for BCD Counter Present State Next State Output Flip-Flop Inputs Q8 Q1 Q8 Q4 Q2 y TQs TQ4 TQ2 TQ1 1 1 1 0 1 1 1 1 1 1 1. 1 1 1 1. 1. 1. 1. 1. 1 1 1 1. 1 1. 1 1. 1 1 1. 1 1. 1 1. 1. 1 1. 1 1 1 1 1
By using the information given in Section 6.4, Page 275 of the book design a BCD Counter. You<br>have to provide all the necessary information needed to design this circuit.<br>

Extracted text: By using the information given in Section 6.4, Page 275 of the book design a BCD Counter. You have to provide all the necessary information needed to design this circuit.
Jun 11, 2022
SOLUTION.PDF

Get Answer To This Question

Related Questions & Answers

More Questions »

Submit New Assignment

Copy and Paste Your Assignment Here